D-MOT-10 FPGA IP CORE FOR MOTION DETECTION IN VIDEO STREAM IMAGES FPGA

The D-MOT-10 FPGA IP core for motion detection in video stream images is a completed module intended to be used in vision systems for various applications (security systems, specialized systems, etc.) that are based on FPGA. The core represents a simple data exchange interface that ensures easy integration into various systems. The algorithms are perfectly suitable for motion detection of ground, surface and aerial objects of any type.

The implemented algorithms provide detecting of small-size and low-contrast objects against a complex background. When an object is detected the core assigns it a unique number and determinates the movement direction. This makes it easy to track the object behavior and build efficient analytical system (perimeter defense, road traffic control and etc.) When a moving object is detected its motion path is calculated. In case the object disappears from the field of vision (for instance, behind an obstacle) the core predicts the path and detects the object when it re-appears. It is possible to detect up to 128 moving objects simultaneously. Thus, the D-MOT-10 IP core is a completed module that allows its use in any FPGA projects for vision systems.

BASIC CHARACTERISTICS

- **Max** number of moving objects detecting simultaneously is up to **128**.
- **Max** size of detecting object is limited by the size of processed area.
- **Min** size of detecting object is **8x8** pixels size in an image area.
- **Max** speed of the object for its stable detection is no more than **30** pixels per frame. **Min** speed no less than **0.1** pixels per frame in any direction.
- Stable detection of moving objects with contrast from **10%**.
- **Max** frame size is up to **720x576** pixels. When it is needed to process big images it is recommended to use several cores simultaneously.
- Output coordinates are obtained with **1** pixel accuracy.
- Output coordinates delay is **1** frame.
- Processing of grayscale images with the bitness of **8** bits/pixel.
- Output information on the detected objects is detecting **strobe position**, its unique **number** and **motion direction**.

INTERACTION INTERFACE

The figure shows the interaction of the IP core with FPGA project.

- **SysClk** — Clock signal for the core. All signals for the core must be synchronized with SysClk.
- **Rst** — Core reset signal.
- **Confin[7:0], ConfinA, ConfinAp** — Interface for writing configuration registers.
- **NF** — New frame signal.
- **UpdFilters** — The core filters reset signal.

**FBI[2:0]** — Bus for the current frame buffer index.

**DDR interface** — Unified interface for data exchange with the DDR Xilinx®.
The following families of FPGA by Xilinx® are supported: Artix-7, Virtex-7, Spartan-6, EasyPath-7, Virtex-6, Virtex-5Q, Virtex-5QV, Virtex-4Q, Virtex-4QV, XA Spartan-6, XA Spartan-3A, XA Spartan-3A DSP, XA Spartan-3E.

**REQUIRED RESOURCES**

The following table contains the resources required for the T-COR-10 IP Core for certain types of FPGA Xilinx®.

<table>
<thead>
<tr>
<th>FPGA Type</th>
<th>Slice Registers</th>
<th>DSP</th>
<th>Block Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>Artix-7 XC7A100T-3</td>
<td>5114 (4%)</td>
<td>11 (4%)</td>
<td>40 (29%)</td>
</tr>
<tr>
<td>Kintex-7 XC7K410T-2L</td>
<td>5113 (&lt;1%)</td>
<td>11 (1%)</td>
<td>40 (5%)</td>
</tr>
<tr>
<td>Virtex-7 XC7VX330T-2L</td>
<td>5113 (&lt;1%)</td>
<td>11 (&lt;1%)</td>
<td>40 (5%)</td>
</tr>
<tr>
<td>Virtex-7 XC7V2000T-2L</td>
<td>5113 (&lt;1%)</td>
<td>11 (&lt;1%)</td>
<td>40 (3%)</td>
</tr>
<tr>
<td>Virtex-6 XC6VLX240T-2</td>
<td>5116 (1%)</td>
<td>11 (1%)</td>
<td>40 (9%)</td>
</tr>
<tr>
<td>Spartan-6 XC6SLX150T-3</td>
<td>5206 (2%)</td>
<td>13 (7%)</td>
<td>31 (11%)</td>
</tr>
<tr>
<td>Zenq-7 XC7Z045-2</td>
<td>5113 (&lt;1%)</td>
<td>11 (&lt;1%)</td>
<td>40 (7%)</td>
</tr>
</tbody>
</table>

Note: The data may vary according to the particular project characteristics.

**CONTACTS**

Scientific and Production Company RIFTEK is an enterprise specializing in development and fabrication of optoelectronic instruments for measuring of geometrical quantities.

Address: 22-311, Logoiisky tract, 220090, Minsk, Republic of Belarus.

Tel/fax: +375 17 281-35-13; +375 17 281-36-57

GSM: +375 29 655-72-55
e-mail: info@riftek.com; sales@riftek.com

We implement ideas.

**SUPPORTED PLATFORMS**

The core can be used in any vision applications such as security video surveillance systems and in special robotic vision systems. A simple interface of data exchange with the core makes it possible to integrate it easily into any FPGA project. The D-MOT-10 IP Core is synthesized for the platforms of Xilinx® Company and is available by request with FPGA Xilinx® type specified.

The core is transferred to the customer in a synthesized form for a particular type of FPGA license.

The following families of FPGA by Xilinx® are supported: Artix-7, Artix-7Q, Kintex-7, Kintex-7Q, Virtex-7, Virtex-7Q, EasyPath-7, Virtex-6, Virtex-6Q, EasyPath-6, Spartan-6, Virtex-5Q, Virtex-5QV, Virtex-4Q, Virtex-4QV, XA Spartan-6, XA Spartan-3A, XA Spartan-3A DSP, XA Spartan-3E.